

# Low Power and Area Optimized BASK Modulators for Optical Communication

Usha S.M¹ and Dr. K.R. Nataraj²
¹ECE Department, VTU Belgaum, JSS Academy of Technical Education, Bengaluru-India ushasm@jssateb.ac.in, usha.tusti@gmail.com
²Prof and Head, ECE Department, SJBIT, Bengaluru-India nataraj.sjbit@gmail.com

Abstract—Binary Amplitude shift Keying (BASK) or on-off keying (OOK) is one of the digital modulation techniques in which the amplitude of carrier is changed consequently to the binary data. The conventional BASK system uses local oscillator to generate sine and cosine waves and consumes more power and area. In this paper, two new approaches are proposed to reduce area and power. The work is synthesized using cadence RTL compiler.

Index Terms—BASK, OOP, WIMAX, DDFS, OFDM, AWGN and BER.

### I. INTRODUCTION

The modulation is impressed by varying the sine and cosine inputs at a precise time. It is widely used for wireless LAN's, RFID and Bluetooth communication. BASK is used to transmit information across an optical fiber used in point to point military communication applications. Binary 1 is corresponded to a short pulse of light and 0 to the lack of light. Amplitude shift keying are not that much expensive and easily implementable. There is flaw in ASK as well, it is its sensitivity to the noise in the surrounding atmosphere, propagation circumstances and distortions. Digital satellite television broadcasters use phase-shift keying modulation of the satellite's carrier signal as part of the digital data stream encoding process. The phase-shift is the difference between the expected phase of a carrier signal and the actual phase. Most digital transmissions rely on two similar forms of phase-shift keying-8PSK and QPSK that use different modulations to encode data. QPSK uses four distinct phase to encode the data and 8PSK uses eight phases, expressed as a 3-bit number; therefore, 8PSK transmits 3-bit symbols whereas QPSK transmits 2-bit symbols per cycle. 8PSK transmits more bits per cycle compared to QPSK; it achieves a higher data rate at the same frequency than QPSK. The Low power QPSK modulator is represented in paper [1]; here the power reduction with respect to the conventional architecture is described. In the paper [2] the new approach is proposed for 16QAM modulators to reduce the power consumption. In paper [3], it as shown that the Bit Error Rate (BER) increases with increasing in the order of the modulation. In the paper [4], interference mitigation using 8PSK [10] modulation is described. In the paper [5] QPSK modulator is described with booth multiplier, booth multiplier is a digital multiplier, that replaces the analog multiplier. The output of the analog multiplier varies with the physical parameter variation such as temperature. Digital multiplier is advantageous in terms of speed and power. In the paper [6] BER analysis are performed using different modulation techniques over AWGN, Rayleigh and Rician channels with and without OFDM model. In the paper [7], the DDFS (Digital

Direct Frequency Synthesizer) is described. The synthesizer consumes less area compared to the conventional synthesizer. In this paper, two new approaches are proposed. These two approaches are described as below. The paper is organized as three parts. First part explains the conventional BASK modulator. The second part explains BASK modulator with iterative algorithm and Third part explains the proposed BASK modulator based on carrier data storage in memory. Finally results are compared and discussed.

### II. CONVENTIONAL BASK MODULATOR

The conventional BASK modulator is shown in Figure.1, Input binary data is is encoded, the NRZ encoder output is applied to the multiplier. the carrier generated using local oscillator is multiplied with the information bit to generate BASK signal as shown in Figure 1.

## III. PROPOSED BASK MODULATOR WITH ITERATIVE ALGORITHM

The proposed BASK modulator using iterative based algorithm is shown below in Figure.2, the carrier data is generated. The generated sine data is multiplied with the NRZ level encoder output. The sine and cosine data are computed as represented in the following equations (1) and (2) respectively.



Figure 1. Conventional BASK Modulator

 $sine = sine\_reg + \{cos\_reg[n], cos\_reg[n], cos\_reg[n], cos\_reg[n:m]\}$ (1)  $cos=cos\_reg-\{sine[n], sine[n], sine[n], sine[n:m]\}$ (2)



Figure 2. Generation of sine and cosine data

### IV. PROPOSED BASK MODULATOR-2

The carrier data generated from the above method is stored in memory. If the data sequence is logic '1' the carrier data is selected. The proposed BASK modulator-2 is shown in Figure.3.



Figure.3. Proposed BASK Modulator-2

### V. RESULT AND ANALYSIS

A. Synthesis report of Conventional Method:

# • Xilinx Synthesis Report

The RTL, technology schematic of conventional BASK modulator is represented in Figure.4 and simulation outcome of conventional BASK Modulator is shown in Figure 4 and 5.



Figure 4. RTL and Technology schematic of conventional BASK Modulator



Figure 5. Simulation results of conventional BASK Modulator

## • Cadence synthesis Report

Cadence Encounter(R) RTL Compiler RC13.10-v13.10-s006\_1 output in 180nm, 90nm and 45nm technology is shown in Figure 6. Power and area report of conventional BASK modulator in 180nm, 90nm and 45nm technology is represented in Table I.



Figure. 6. Cadence Encounter(R) RTL Compiler RC13.10-v13.10-s006\_1 output in 180nm, 90nm and 45nm technology

TABLE II. AREA AND POWER REPORT OF BASK WITH CONVENTIONAL METHOD

| Technology | Cells | Leakage Power (nW) | Dynamic Power (nW) | Total Power (nW) | Total area (µm²) |
|------------|-------|--------------------|--------------------|------------------|------------------|
| 180nm      | 475   | 218.127            | 172645.65          | 172863.8         | 8911             |
| 90nm       | 475   | 11626.951          | 38614.244          | 50241.2          | 2878             |
| 45nm       | 446   | 352.032            | 10832.730          | 11184.8          | 686              |

# B. Synthesis Report of BASK with Iterative Algorithm

# • Xilinx Synthesis Report

RTL, Technology and simulation results of BASK modulator with proposed algorithm-2 is made known in Figure 7 and 8 below.



Figure 7. RTL and Technology schematic of BASK Modulator with Iterative Algorithm



Figure 8.Simulation results of BASK Modulator with Proposed Iterative Algorithm-2

## • Cadence synthesis Report

Synthesis Report of Cadence Encounter(R) RTL Compiler RC13.10-v13.10-s006\_1 output in 180nm, 90nm and 45nm technology is shown in Figure.9. Power, Area and Gate report of proposed BASK modulator with proposed algorithm-2 in 180nm, 90nm and 45nm technology is mentioned in the Table II respectively.



TABLE II. AREA AND POWER REPORT OF BASK WITH ITERATIVE ALGORITHM

| Technology | Cells | Leakage Power (nW) | Dynamic Power (nW) | Total Power (nW) | Total area (µm²) |
|------------|-------|--------------------|--------------------|------------------|------------------|
| 180nm      | 148   | 165.869            | 209031.6           | 209197.5         | 5039             |
| 90nm       | 141   | 8377.552           | 47731.22           | 56108.8          | 1555             |
| 45nm       | 195   | 242.244            | 8286.392           | 8528.63          | 435              |

## C. Proposed BASK-Modulator-2

# • Xilinx synthesis Report Proposed BASK Modulator-2

RTL, technology schematic and simulation results of BASK Modulator-2 is revealed in Figure.10 and Figure.11 below.



Figure 10. RTL and Technology schematic of BASK Modulator -2  $\,$ 



Figure 11. Simulation results of proposed BASK Modulator-2

## • Cadence synthesis Report

Cadence Encounter(R) RTL Compiler RC13.10-v13.10-s006\_1 output in 180nm, 90nm and 45nm technology is shown in Figure.12. Power, area and gate report of proposed BASK modulator-2 in 180nm, 90nm and 45nm technology is indicated in Table III.



Figure 12. Cadence Encounter(R) RTL Compiler RC13.10-v13.10-s006\_1 output in 180nm, 90nm and 45nm technology

TABLE III. AREA AND POWER REPORT OF BASK MODULATOR-2

| Technology | Cells | Leakage Power (nW) | Dynamic Power (nW) | Total Power (nW) | Total area (µm²) |
|------------|-------|--------------------|--------------------|------------------|------------------|
| 180nm      | 3     | 3.521              | 3572.658           | 3576.179         | 116              |
| 90nm       | 3     | 221.421            | 901.512            | 1122.933         | 39               |
| 45nm       | 4     | 6.627              | 361.635            | 368.262          | 11               |

## • Device utilization of proposed modulators with Conventional BASK modulator

The device utilization of proposed BASK modulators with conventional BASK modulator as shown in Figure 13.



Figure 13. Device utilization of conventional BASK Modulator with proposed Methods

It has shown that the device utilization is more in conventional BASK modulator compared to proposed BASK modulators as displayed in Figure 13.

## • Power Comparison Report of BASK Modulators

The power comparison report of conventional BASK modulator with proposed modulators as shown in Figure 14. The power consumption is more in BASK modulator with iterative algorithm and minimized in proposed BASK modulator-2. The power report in 180nm, 90nm and 45nm technology is shown in Figure 14 below.



Figure 14. Power comparison report of BASK modulators

# • Area Comparison of BASK Modulators

The area comparison report of conventional BASK modulator with proposed modulators as shown in Figure 15. The area report utilization is more in conventional BASK modulator in comparison with the proposed modulators. The proposed BASK modulator-2 utilizes less area as indicated in Fig.15 below in 180nm, 90nm and 45nm CMOS technologies.



Figure 15. Area comparison report of BASK modulators

## VI. CONCLUSION

In this work, the BASK modulator is synthesized using cadence RTL compiler, the power consumption and area utilization report in reported in 180nm, 90nm and 45nm technology. The less power consumption and area reduction is achieved compared to conventional BASK modulator.

### ACKNOWLEDGMENT

I thank my research guide for his encouragement and guidance. My sincere thanks to the HOD and staffs of ECE Dept. JSS Academy of Technical education for providing the lab facility to carry out this work and for an opportunity to submit this work as research paper in this journal.

#### REFERENCES

- [1] Usha S.M. K. R. Nataraj, "High Speed and Low Power QPSK Modulator Design using Verilog and Cadence," International Journal of Advance Engineering and Research Development (IJAERD) e-ISSN: 2348 4470, print-ISSN: 2348-6406, pp. 1-6, 2014.
- [2] Usha S.M. K. R. Nataraj, "Design and Implementation of QAM for Wimax Application using Verilog and Cadence," IEEE Explorer, Page no: 3267-3272, 25<sup>th</sup> & 26<sup>th</sup> February 2016.
- [3] Usha S.M. K. R. Nataraj, "Bit Error Rate Analysis Using QAM Modulation for Satellite Communication Link," Procedia Technology Elsevier (2016).pp.456-463.
- [4] Usha S.M. K. R. Nataraj, "Analysis and Mitigation of Adjacent and Co-channel Interference on AWGN Channel using 8-PSK Modulation for Data Communication," IEEE Explorer, Page no. 961-965, 23<sup>rd</sup> to 25<sup>th</sup> March 2016.
- [5] Usha S.M. K. R. Nataraj, "Implementation of Digital Modulator Using Digital Multiplier for Wireless Applications in Verilog and Cadence," Elsevier, pp.456-463,22<sup>nd</sup> September-2016.
- [6] Usha S.M. K. R. Nataraj," BER Performance of Digital Modulation Schemes With and Without OFDM Model for AWGN, Rayleigh and Rician Channels," International Journal of Science and Research (IJSR), Vol 4, Issue 11, Page Nos.: 330-335.
- [7] Usha S.M.," FPGA Implementation for Software Defined Radio with an Advanced Direct Digital Frequency Synthesizer," NCWCT-2014, 24<sup>th</sup>-25<sup>th</sup> April 2014.
- [8] Usha S.M.," Design and Implementation of Digital Costas Loop Using FPGA," NCWCT-2014, 24th-25th April 2014.
- [9] Usha S.M. K. R. Nataraj," Theoretical Survey on Low Power and High Throughput QPSK Modulator Designs," IRD India, pp.98-101. January, 9<sup>th</sup> 2015.
- [10] Usha S.M., K.R Nataraj, "Low Power 8-PSK Modulator using Cadence," International Conference on Recent Advances in Electronics and Communication Technology 2017 (ICRAECT 2017), IEEE Xplore and The IEEE Computer Society Digital Library (CSDL), SJBIT, Bangalore.